# Chapter 13 An Enhanced Method for Running Embedded Applications in a Power– Efficient Manner

#### N. M. G. Kumar

Sree Vidyanikethan Engineering College, Mohan Babu University, India

# **Ayaz Ahmad**

National Institute of Technology, Mahendru, India

# Dankan Gowda V.

https://orcid.org/0000-0003-0724-0333

B.M.S. Institute of Technology and

Management, India

#### S. Lokesh

PSG Institute of Technology and Applied Research, India

#### Kirti Rahul Rahul Kadam

Institute of Management Kolhapur, Bharati Vidyapeeth (Deemed), India

# **ABSTRACT**

Many modern items that are in widespread use have embedded systems. Due of embedded processing's ability to provide complex functions and a rich user experience, it has grown commonplace in many types of electronic products during the last 20 years. Power consumption in embedded systems is regarded as a crucial design criterion among other factors like area, testability, and safety. Low power consumption has therefore become a crucial consideration in the design of embedded microprocessors. The proposed new method takes into consideration both the spatial and temporal locality of the accessed data. In the chapter, the new cache replacement is combined with an efficient cache partitioning method to improve the cache hit rate. In this work, a new modification is proposed for the instruction set design to be used in custom made processors.

DOI: 10.4018/978-1-6684-4974-5.ch013

#### INTRODUCTION

An Embedded system is a combination of an electronic and a computer system. It is a computer or processor-based system designed to perform a dedicated sequence of the task to control or operate a large system (mechanical or electrical) with real-time constraints. It is a system used to perform its functions without human intervention completely or partially. It is

also designed to accomplish a particular task in an efficient method. Mostly, embedded systems are used in operation where timing is very important (Aaron Lindsay and Binoy Ravindran. 2018). In the modern-day embedded systems applications, battery operated devices play an important role. The applications that run on those embedded devices rely more and more on powerful processors and are capable of running real-time applications. Because of the increase in number as well as the complexity of such applications, a significant amount of work has focused on the minimisation of power and energy consumed by the embedded processors (Chen Yang and Leibo Liu. 2018). Apart from giving a result in realtime, these embedded devices are to be designed to satisfy thermal limits as well as battery life limits, thereby directing the research towards low power and low energy enhancements. Along with performance, ease of use, and other such design metrics, power consumption is also a design metric for the present-day embedded systems. Embedded applications are demanding more processing power along with the ever-increasing need for more memory. It calls for active research to satisfy this multiple objective design challenge to develop an application for multicore embedded systems and their memory managing capabilities. The power consumption happening in memory by static and dynamic leakages is calling for a need to work on relevant solutions (Chenjie Yu and Peter Petrov. 2019). The power leakage in the bus and memory also create other side effects on the processor like thermal effects.

The cache contention happening in multicore processors can be addressed by the cache partitioning scheme to maximise the cache space utilisation. It may also increase the execution timing of the task. This work proposes a priority-based cache partitioning approach among the cores to improve both the cache performance and deadline avoidance. An embedded systems benchmark is used to select the set of applications from workloads to work on this cache partitioning problem (Dan, A and Towsley. D. 2020).

This work also presents a method to reduce the power consumed in the instruction fetching data bus during the execution of the instruction. The instruction code fetched from memory is modified so that the bus is loaded less, and therefore the switching capacitance associated with the bus is reduced(Daniel Sanchez and Christos Kozyrakis. 2021). This results in decreasing the power consumed in the data bus during the instruction fetch cycle. To explore a working cache model for

19 more pages are available in the full version of this document, which may be purchased using the "Add to Cart" button on the publisher's webpage: <a href="https://www.igi-publisher/">www.igi-</a>

global.com/chapter/an-enhanced-method-for-runningembedded-applications-in-a-power-efficient-manner/319999

# **Related Content**

# Hybrid Data Intelligent Models and Applications for Water Level Prediction

Zaher Mundher Yaseen, Ravinesh C. Deo, Isa Ebtehajand Hossein Bonakdari (2018). *Handbook of Research on Predictive Modeling and Optimization Methods in Science and Engineering (pp. 121-139).* 

 $\underline{\text{www.irma-international.org/chapter/hybrid-data-intelligent-models-and-applications-for-water-level-prediction/206747}$ 

# Advanced Technologies for Transient Faults Detection and Compensation

Matteo Sonza Reorda, Luca Sterponeand Massimo Violante (2011). *Design and Test Technology for Dependable Systems-on-Chip (pp. 132-154).* 

www.irma-international.org/chapter/advanced-technologies-transient-faults-detection/51399

# Mobile Agents in E-Commerce

Bo Chen (2012). Computer Engineering: Concepts, Methodologies, Tools and Applications (pp. 1583-1590).

www.irma-international.org/chapter/mobile-agents-commerce/62531

# Identification and Categorization of Disruptive Innovations According to the Strategic Scope of the Firm

Vincent Sabourin (2020). Disruptive Technology: Concepts, Methodologies, Tools, and Applications (pp. 1840-1859).

 $\underline{\text{www.irma-international.org/chapter/identification-and-categorization-of-disruptive-innovations-according-to-the-strategic-scope-of-the-firm/231268}$ 

#### Robust Design of Helicopter Rotor Flaps Using Bat Algorithm

Rajnish Mallickand Ranjan Ganguli (2018). *Handbook of Research on Predictive Modeling and Optimization Methods in Science and Engineering (pp. 418-445).*<a href="https://www.irma-international.org/chapter/robust-design-of-helicopter-rotor-flaps-using-bat-algorithm/206760">www.irma-international.org/chapter/robust-design-of-helicopter-rotor-flaps-using-bat-algorithm/206760</a>